# Driver Design

RCC, EXTI, TIMER

#### 6.3.9 RCC AHB1 peripheral clock enable register (RCC\_AHB1ENR)

Address offset: 0x30

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access.

| 31 | 30       | 29 | 28    | 27      | 26  | 25    | 24     | 23          | 22       | 21    | 20      | 19          | 18          | 17          | 16          |
|----|----------|----|-------|---------|-----|-------|--------|-------------|----------|-------|---------|-------------|-------------|-------------|-------------|
|    |          |    |       | Dagania | d   |       | DMA2EN | DMA1EN      | Reserved |       |         |             |             |             |             |
|    |          |    |       | Reserve | u   |       | rw     | rw          | Reserved |       |         |             |             |             |             |
| 15 | 14       | 13 | 12    | 11      | 10  | 9     | 8      | 7           | 6        | 5     | 4 3 2 1 |             |             |             |             |
|    | Reserved | t  | CRCEN |         | Res | erved |        | GPIOH<br>EN |          | erved | GPIOEEN | GPIOD<br>EN | GPIOC<br>EN | GPIOB<br>EN | GPIOA<br>EN |
|    |          |    | rw    |         |     |       |        | rw          |          |       | rw      | rw          | rw          | rw          | rw          |

#### 6.3.11 RCC APB1 peripheral clock enable register (RCC\_APB1ENR)

Address offset: 0x40

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access.

| 31         | 30         | 29   | 28        | 27         | 26   | 25   | 24 | 23         | 22         | 21         | 20 | 19         | 18         | 17           | 16         |
|------------|------------|------|-----------|------------|------|------|----|------------|------------|------------|----|------------|------------|--------------|------------|
|            | Reserved   |      | PWR<br>EN |            | Rese | rved |    | I2C3<br>EN | I2C2<br>EN | I2C1<br>EN |    | Reserved   |            | USART2<br>EN | Reser-     |
|            |            |      | rw        |            |      |      |    | rw         | rw         | rw         |    |            | rw         | VCu          |            |
| 15         | 14         | 13   | 12        | 11         | 10   | 9    | 8  | 7          | 6          | 5          | 4  | 3          | 2          | 1            | 0          |
| SPI3<br>EN | SPI2<br>EN | Rese | erved     | WWDG<br>EN |      |      | F  | Reserved   |            |            |    | TIM5<br>EN | TIM4<br>EN | TIM3<br>EN   | TIM2<br>EN |
| rw         | rw         |      |           | rw         |      |      |    |            |            |            |    | rw         | rw         | rw           | rw         |

### 6.3.12 RCC APB2 peripheral clock enable register (RCC\_APB2ENR)

Address offset: 0x44

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access.

| 31     | 30            | 29          | 28         | 27         | 26   | 25    | 24         | 23       | 22 | 21                     | 20 | 19 | 18       | 17          | 16         |
|--------|---------------|-------------|------------|------------|------|-------|------------|----------|----|------------------------|----|----|----------|-------------|------------|
|        | Reserved      |             |            |            |      |       |            |          |    |                        |    |    |          | TIM10<br>EN | TIM9<br>EN |
|        | rw rw         |             |            |            |      |       |            |          |    |                        |    |    | rw       |             |            |
| 15     | 14            | 13          | 12         | 11         | 10   | 9     | 8          | 7        | 6  | 5                      | 4  | 3  | 2        | 1           | 0          |
| Reser- | SYSCF<br>G EN | SPI4EN      | SPI1<br>EN | SDIO<br>EN | Rese | erved | ADC1<br>EN | Reserved |    | USART6 USART1<br>EN EN |    |    | Reserved |             | TIM1<br>EN |
| ved    | rw            | rw rw rw rw |            | ]          |      | rw    | rw         |          |    | rw                     |    |    |          |             |            |

# Define RCC\_Peripherals macros

```
    #define RCC_AHB1Periph_GPIOA

                                      ((uint32_t)0x00000001)

    #define RCC_AHB1Periph_GPIOB

                                      ((uint32_t)0x00000002)
                                      ((uint32 t)0x00000004)

    #define RCC AHB1Periph GPIOC

    #define RCC_APB1Periph_TIM2

                                      ((uint32_t)0x00000001)
#define RCC_APB1Periph_TIM3
                                      ((uint32_t)0x00000002)

    #define RCC APB1Periph TIM4

                                      ((uint32 t)0x00000004)
                                       ((uint32_t)0x00000010)
#define RCC_APB2Periph_USART1
#define RCC_APB2Periph_ADC1
                                      ((uint32_t)0x00000100)
#define RCC_APB2Periph_SYSCFG
                                       ((uint32_t)0x00004000)
```

• ..

# RCC

- APB2 Peripheral clocks configuration.
  - void RCC\_APB2PeriphClockCmd(uint32\_t RCC\_Periph, FunctionalState NewState);

#### 10.3.1 Interrupt mask register (EXTI\_IMR)

Address offset: 0x00

Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27      | 26   | 25   | 24   | 23       | 22   | 21   | 20   | 19   | 18  | 17  | 16  |
|------|------|------|------|---------|------|------|------|----------|------|------|------|------|-----|-----|-----|
|      |      |      |      | Reserve | 4    | MR22 | MR21 | Poor     | mund | MR18 | MR17 | MR16 |     |     |     |
|      |      |      |      | Reserve | u    | rw   | rw   | Reserved |      | rw   | rw   | rw   |     |     |     |
| 15   | 14   | 13   | 12   | 11      | 10   | 9    | 8    | 7        | 6    | 5    | 4    | 3    | 2   | 1   | 0   |
| MR15 | MR14 | MR13 | MR12 | MR11    | MR10 | MR9  | MR8  | MR7      | MR6  | MR5  | MR4  | MR3  | MR2 | MR1 | MR0 |
| rw   | rw   | rw   | rw   | rw      | rw   | rw   | rw   | rw       | rw   | rw   | rw   | rw   | rw  | rw  | rw  |

#### 10.3.3 Rising trigger selection register (EXTI\_RTSR)

Address offset: 0x08

Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27      | 26   | 25   | 24   | 23         | 22  | 21   | 20   | 19   | 18  | 17  | 16  |
|------|------|------|------|---------|------|------|------|------------|-----|------|------|------|-----|-----|-----|
|      |      |      |      | Reserve | 4    | TR22 | TR21 | - Reserved |     | TR18 | TR17 | TR16 |     |     |     |
|      |      |      |      | Reserve | u    | rw   | rw   |            |     | rw   | rw   | rw   |     |     |     |
| 15   | 14   | 13   | 12   | 11      | 10   | 9    | 8    | 7          | 6   | 5    | 4    | 3    | 2   | 1   | 0   |
| TR15 | TR14 | TR13 | TR12 | TR11    | TR10 | TR9  | TR8  | TR7        | TR6 | TR5  | TR4  | TR3  | TR2 | TR1 | TR0 |
| rw   | rw   | rw   | rw   | rw      | rw   | rw   | rw   | rw         | rw  | rw   | rw   | rw   | rw  | rw  | rw  |

#### 10.3.4 Falling trigger selection register (EXTI\_FTSR)

Address offset: 0x0C

Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27      | 26   | 25   | 24   | 23       | 22   | 21   | 20   | 19   | 18  | 17  | 16  |
|------|------|------|------|---------|------|------|------|----------|------|------|------|------|-----|-----|-----|
|      |      |      |      | Reserve | 4    | TR22 | TR21 | Pos      | nuod | TR18 | TR17 | TR16 |     |     |     |
|      |      |      |      | Keserve | u    | rw   | rw   | Reserved |      | rw   | rw   | rw   |     |     |     |
| 15   | 14   | 13   | 12   | 11      | 10   | 9    | 8    | 7        | 6    | 5    | 4    | 3    | 2   | 1   | 0   |
| TR15 | TR14 | TR13 | TR12 | TR11    | TR10 | TR9  | TR8  | TR7      | TR6  | TR5  | TR4  | TR3  | TR2 | TR1 | TR0 |
| rw   | rw   | rw   | rw   | rw      | rw   | rw   | rw   | rw       | rw   | rw   | rw   | rw   | rw  | rw  | rw  |

# Define EXTI\_Lines macros

```
    #define EXTI_Line0 ((uint32_t)0x00001)
    #define EXTI_Line1 ((uint32_t)0x00002)
    #define EXTI_Line2 ((uint32_t)0x00004)
    #define EXTI_Line3 ((uint32_t)0x00008)
    ...
```

### **EXTI**

- Initializes the EXTI peripheral.
  - EXTI line configuration.
  - Rising Falling edge configuration.
  - void EXTI\_Init(uint32\_t EXTI\_Line, uint32\_t Rising\_Mask, uint32\_t Falling\_Mask, FunctionalState NewState);
- Checks whether the specified EXTI line is asserted or not.
  - ITStatus EXTI\_GetITStatus(uint32\_t EXTI\_Line);
- Clears the EXTI's line pending bits.
  - void EXTI\_ClearITPendingBit(uint32\_t EXTI\_Line);

### TIMER

- Sets the TIMx Capture Compare Register value
  - void TIM\_SetCompare1(TIM\_TypeDef\* TIMx, uint32\_t Compare1);
  - void TIM\_SetCompare2(TIM\_TypeDef\* TIMx, uint32\_t Compare2);
  - void TIM\_SetCompare3(TIM\_TypeDef\* TIMx, uint32\_t Compare3);
  - void TIM\_SetCompare4(TIM\_TypeDef\* TIMx, uint32\_t Compare4);

#### 13.4.4 TIMx DMA/Interrupt enable register (TIMx\_DIER)

Address offset: 0x0C

Reset value: 0x0000

| 15    | 14       | 13     | 12       | 11       | 10    | 9     | 8        | 7    | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|-------|----------|--------|----------|----------|-------|-------|----------|------|-------|-------|-------|-------|-------|-------|-------|
| Res.  | TDE      | Res    | CC4DE    | CC3DE    | CC2DE | CC1DE | UDE      | Res. | TIE   | Res   | CC4IE | CC3IE | CC2IE | CC1IE | UIE   |
| Nes.  | rw       | Nes    | rw       | rw       | rw    | rw    | rw       | Nes. | rw    | Nes   | rw    | rw    | rw    | rw    | rw    |
|       |          |        |          |          |       |       |          |      |       |       |       |       |       |       |       |
|       |          |        |          |          |       |       |          |      |       |       |       |       |       |       |       |
|       |          |        |          |          |       |       |          |      |       |       |       |       |       |       |       |
| 13.4. | 5        | TIMx   | statu    | s reg    | ister | (TIMx | _SR)     |      |       |       |       |       |       |       |       |
|       | ,        | Addres | ss offse | et: 0x10 | )     |       |          |      |       |       |       |       |       |       |       |
|       | ]        | Reset  | value:   | 0x0000   | )     |       |          |      |       |       |       |       |       |       |       |
| 15    | 14       | 13     | 12       | 11       | 10    | 9     | 8        | 7    | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|       | Dosoniod |        | CC4OF    | CC3OF    | CC2OF | CC1OF | Poss     | ryod | TIF   | Res   | CC4IF | CC3IF | CC2IF | CC1IF | UIF   |
|       | Reserved |        | rc_w0    | rc_w0    | rc_w0 | rc_w0 | Reserved |      | rc_w0 | T Kes | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 |

## Define TIM\_interrupt\_sources macros

```
• #define TIM_IT_Update (()
```

- #define TIM\_IT\_CC1
- #define TIM\_IT\_CC2
- #define TIM\_IT\_CC3
- #define TIM\_IT\_CC4
- #define TIM\_IT\_Trigger

```
((uint16_t)0x0001)
```

### TIMER

- Enables or disables the specified TIM interrupts.
  - void TIM\_ITConfig(TIM\_TypeDef\* TIMx, uint16\_t TIM\_IT, FunctionalState NewState);
- Checks whether the TIM interrupt has occurred or not.
  - ITStatus TIM\_GetITStatus(TIM\_TypeDef\* TIMx, uint16\_t TIM\_IT);
- Clears the TIMx's interrupt pending bits.
  - void TIM\_ClearITPendingBit(TIM\_TypeDef\* TIMx, uint16\_t TIM\_IT);